## Outline

- Design Combinational Logic Circuit for scenario
- Adder
- Subtractor
- Comparator
- Multiplexer
- Demultiplexer
- Encoder
- Decoder
- Code Conversions
- Implementation

# **Application of CLC**



### Introduction

 $LOGIC\ CIRCUITS: \left\{ \begin{array}{l} 1.\ Combinational \\ \\ 2.\ Sequential \end{array} \right.$ 

Combinational Logic Circuits (Circuits without a memory): In this type of logic circuits outputs depend only on the current inputs.

Sequential Logic Circuits (Circuits with memory): In this type of logic circuits outputs depend on the current inputs and previous inputs. These circuits employ storage elements and logic gates.

## Combinational Logic Circuits



- A combinational circuit consists of input variables (n), logic gates, and output variables (m).
- For (n) input variables there are 2<sup>n</sup> possible combinations of binary input values.
- For each possible input combination there is one and only one possible output combination, a combinational circuit can be describe by (m) Boolean functions one for each output variable.
- Each output function expressed in terms of the (n) input variables.

#### Adders

Digital computers perform a variety of information processing tasks. Among the basic functions encountered are the various arithmetic operations (addition).

#### Binary Arithmetic

1. Addition: The rules of addition are: 0+0=

0 + 1 = 1

1 + 0 = 1

1 + 1 = 10

1+1+1=11











### Binary Adder -Full Adder

Q/Design a combinational logic circuit that performs arithmetic operation for adding three bits?

Answer: n=3bit,  $n=2^3=8$ 

| Inputs |   |   | Outputs |   |
|--------|---|---|---------|---|
| Х      | Y | Z | C       | S |
| 0      | 0 | 0 | 0       | 0 |
| 0      | 0 | 1 | 0       | 1 |
| 0      | 1 | 0 | 0       | 1 |
| 0      | 1 | 1 | 1       | 0 |
| 1      | 0 | 0 | 0       | 1 |
| 1      | 0 | 1 | 1       | 0 |
| 1      | 1 | 0 | 1       | 0 |
| 1      | 1 | 1 | 1       | 1 |





#### Subtractor

Digital computers perform a variety of information processing tasks. Among the basic functions encountered are the various arithmetic operations (Subtraction).

#### Binary Arithmetic

**2. Subtraction:** The rules of subtractions are: 0 - 0 = 0

. . .

1 - 0 = 1

10 - 1 = 1

1 - 1 = 0

#### Binary Subtractor- Half Subtractor

Q/Design a combinational logic circuit that performs arithmetic operation for subtracting two bits?

Answer: n=2bit,  $n=2^2=4$ 

$$0 - 0 = 0$$

$$1 - 0 = 1$$

$$1 - 1 = 0$$

0-1=10-1=1 (The 1 borrowed from the next higher stage)

| Inputs |   | Outputs |   |
|--------|---|---------|---|
| X      | Y | В       | D |
| 0      | 0 | 0       | 0 |
| 0      | 1 | 1       | 1 |
| 1      | 0 | 0       | 1 |
| 1      | 1 | 0       | 0 |

$$D = \underline{X}X + X\underline{X} = X \oplus X$$

$$B = \overline{X}Y$$



### Binary Subtractor – Full Subtractor

Q/Design a combinational logic circuit that performs arithmetic operation for subtracting three bits?

Answer: n=3bits,  $n=2^3=8$ 

| Inputs |   |   | Outputs |   |
|--------|---|---|---------|---|
| Χ      | Y | Z | В       | D |
| 0      | 0 | 0 | 0       | 0 |
| 0      | 0 | 1 | 1       | 1 |
| 0      | 1 | 0 | 1       | 1 |
| 0      | 1 | 1 | 1       | 0 |
| 1      | 0 | 0 | 0       | 1 |
| 1      | 0 | 1 | 0       | 0 |
| 1      | 1 | 0 | 0       | 0 |
| 1      | 1 | 1 | 1       | 1 |





# Multiplexer (Data Selector)

Multiplexing means transmitting a large number of information units over a smaller number of channels or lines. A digital multiplexer is CLC that selects binary information from one of many input lines and directs it to a single output line. The selection of a particular input line is controlled by of a selection lines.



Design MUX:

AND gates used to represent inputs.

One **OR** gate only used to collect inputs.

NOT gates as a selector to connect inputs to output.

Example: Design 4 x 1 multiplexer?

**Solution**: No. of inputs =  $4 = 2^2$ , No. of select=2, No. of output=1

| Sele           | Output |       |
|----------------|--------|-------|
| s <sub>1</sub> | $s_0$  | Y     |
| 0              | 0      | $I_0$ |
| 0              | 1      | $I_1$ |
| 1              | 0      | 12    |
| 1              | 1      | $I_3$ |
| Truth          | Tabl   | e     |





4x1 Multiplexer Logic Diagram